A Low Latency Approximate Adder Design Based on Dual Sub-Adders with Error Recovery

Hyoju Seo, Yongtae Kim

Research output: Contribution to journalArticlepeer-review

6 Scopus citations

Abstract

This paper presents a novel dual sub-adder based approximate adder that splits a precise adder into two to significantly reduce the latency. The proposed error recovery and reduction technique effectively compensates for the catastrophic accuracy degradation incurred by the split. Implemented in a 65-nmnm CMOS technology, our design reduces the delay and energy consumption by up to 68% and 78%, respectively, compared to a traditional adder, and outperforms other existing approximate adders in hardware and accuracy joint metrics. The proposed design's efficacy is shown through digital image processing applications where our design makes processed output images closest to the one using the accurate adder over other approximate adders. Furthermore, the proposed design is proven to be a general adder model that can be employed in existing approximate adders to enhance hardware resource and error characteristics considerably.

Original languageEnglish
Pages (from-to)811-816
Number of pages6
JournalIEEE Transactions on Emerging Topics in Computing
Volume11
Issue number3
DOIs
StatePublished - 1 Jul 2023

Keywords

  • Approximate adder
  • approximate computing
  • arithmetic
  • energy efficiency
  • error recovery and reduction
  • low latency

Fingerprint

Dive into the research topics of 'A Low Latency Approximate Adder Design Based on Dual Sub-Adders with Error Recovery'. Together they form a unique fingerprint.

Cite this