Mitigation of arsenic contamination on the back side of si wafer using SiO2 protection layer for III-V on si heterogeneous epitaxy

Sung Kyu Lim, Do Kywn Kim, Hae Chul Hwang, Jin Su Kim, Won Sang Park, Young Dae Cho, Chan Soo Shin, Won Kyu Park, Jung Hee Lee, Dae Hyun Kim, Hi Deok Lee

Research output: Contribution to journalArticlepeer-review

2 Scopus citations

Abstract

In this paper, we have investigated a pathway to mitigate the arsenic (As) cross-contamination on a back side Si wafer during GaAs growth by metal-organic chemical vapor deposition (MOCVD). Without a proper protocol doing a III-V on Si heterogeneous epitaxy, we have observed high levels of the As concentration on the back side Si wafer, easily in excess of 1 ? 1020 atoms/cm3 by secondary ion mass spectrometry (SIMS) analysis and 1015 atoms/cm2 by total reflection X-ray fluorescence (TXRF) analysis, after GaAs growth on Si. This known level of contamination on wafers would disqualify them for fabrication in existing Si VLSI fabs. In order to mitigate the As cross-contamination, we have proposed a SiO2 protection layer on the back side of the Si wafer. From both SIMS and TXRF analysis, the proposed scheme has dramatically lowered the back side as concentration to 1.5 ? 1016 atoms/cm3 by SIMS and 1.0 ? 1010 atoms/cm2 by TXRF.

Original languageEnglish
Pages (from-to)P349-P352
JournalECS Journal of Solid State Science and Technology
Volume5
Issue number6
DOIs
StatePublished - 2016

Fingerprint

Dive into the research topics of 'Mitigation of arsenic contamination on the back side of si wafer using SiO2 protection layer for III-V on si heterogeneous epitaxy'. Together they form a unique fingerprint.

Cite this