Reconfigurable neuromorphic computing block through integration of flash synapse arrays and super-steep neurons

Dongseok Kwon, Sung Yun Woo, Kyu Ho Lee, Joon Hwang, Hyeongsu Kim, Sung Ho Park, Wonjun Shin, Jong Ho Bae, Jae Joon Kim, Jong Ho Lee

Research output: Contribution to journalArticlepeer-review

9 Scopus citations

Abstract

Neuromorphic computing (NC) architecture inspired by biological nervous systems has been actively studied to overcome the limitations of conventional von Neumann architectures. In this work, we propose a reconfigurable NC block using a flash-type synapse array, emerging positive feedback (PF) neuron devices, and CMOS peripheral circuits, and integrate them on the same substrate to experimentally demonstrate the operations of the proposed NC block. Conductance modulation in the flash memory enables the NC block to be easily calibrated for output signals. In addition, the proposed NC block uses a reduced number of devices for analog-to-digital conversions due to the super-steep switching characteristics of the PF neuron device, substantially reducing the area overhead of NC block. Our NC block shows high energy efficiency (37.9 TOPS/W) with high accuracy for CIFAR-10 image classification (91.80%), outperforming prior works. This work shows the high engineering potential of integrating synapses and neurons in terms of system efficiency and high performance.

Original languageEnglish
Article numbereadg9123
JournalScience advances
Volume9
Issue number29
DOIs
StatePublished - 21 Jul 2023

Fingerprint

Dive into the research topics of 'Reconfigurable neuromorphic computing block through integration of flash synapse arrays and super-steep neurons'. Together they form a unique fingerprint.

Cite this